$p \cdot \Delta q \ge \frac{1}{2} t$ 



## SiMPI devices - status and perspectives

SiPMs basics

•SiPMs with Bulk Integrated Quench Resistors – SiPMI concept

•Results from the prototype production

•Future perspectives

Jelena Ninkovic, MPI für Physik, München





Array of avalanche photodiodes operated in Geiger mode and read out in parallel.

Require connection of quench resistor to stop the avalanche.



Operating voltage: «100 V Gain:  $10^5$  up to  $10^7$ single pixel time resolution: ~100 ps single pixel recovery time: <1µs dependence of Gain on Temp.: 0.5% dG/dT peak photon detection efficiencies: ~ 40% @ 500nm dark count rate/mm<sup>2</sup>:  $10^5$ - $10^6$  counts per second at room temp. (strong dependence on temperature)

halbleiterlabor

#### Polysilicon Quench Resistors



#### Complex production step

#### Critical resistance range

influenced by: grain size, dopant segregation in grain boundaries, carrier trapping, barrier height

# Rather unreliable process step and an obstacle for light





M. Mohammad et al. 'Dopant segragation in polycrystalline silicon', J. Appl. Physics, Nov.,1980



Idea brought by R. Richter

L. Andricek and G. Lutz



Idea brought by R. Richter

L. Andricek and G. Lutz



Idea brought by R. Richter

L. Andricek and G. Lutz







#### Advantages:

- no need of polysilicon
- free entrance window for light, no metal necessary within the array
- coarse lithographic level
- simple technology
- inherent diffusion barrier against minorities in the bulk -> less optical cross talk

#### Drawbacks:

- required depth for vertical resistors does not match wafer thickness
- wafer bonding is necessary for big pixel sizes
- significant changes of cell size requires change of the material
- vertical 'resistor' is a JFET -> parabolic IV -> longer recovery times

#### Prototype production



mpi



# Produced SiMPI devices have the extremely high fill factors and still lower cross talk!

No special cross talk suppression technology applied just intrinsic property of SiMPI devices



halbleiterlabor



+ + + mpi + halbleiterlabor

Excellent time stamping due to the fast avalanche process (<1ns)

MIP gives about 80pairs/ $\mu$ m  $\rightarrow$  huge signal in SiPM $\rightarrow$  allows operation at small  $\Delta V$ 



MPI for Physics Colloquium, 24th January 2012







Topologically flat surface High fill factor Adjustable resistor value Pitch limited by the bump bonding







Topologically flat and free surface High fill factor Sensitive to light



+ + + mpi + halbleiterlabor

Topologically flat and free surface High fill factor Sensitive to light



+ + + + mpi + halbleiterlabor

Topologically flat and free surface High fill factor Sensitive to light



+ + + mpi + halbleiterlabor



+ + + mpi + halbleiterlabor



+ + + + mpi + halbleiterlabor

 $\Delta p \cdot \Delta q \ge \frac{1}{2} t$ 



## Thanks for your attention!!!

# **Questions?**



#### Produced SiMPI devices have extremely high fill factors!

| Pitch / Gap  | Fill factor | Cross talk<br>meas.<br>(∆V=2V) | PDE calc.<br>(∆V=2V) | PDE calc.<br>(∆V=5V) |
|--------------|-------------|--------------------------------|----------------------|----------------------|
| 130µm / 10µm | 85.2%       | 29%                            | 41%                  | 65%                  |
| 130µm / 11µm | 83.8%       | 27%                            | 40%                  | 64%                  |
| 130µm / 12µm | 82.4%       | 25%                            | 39%                  | 63%                  |
| 130µm / 20µm | 71.6%       | 15%                            | 34%                  | 54%                  |

#### PDE estimate PDE= FF x QE x GE:

•Optical entrance window: 95% @400nm

•Geiger efficiency : 50% @ 2V overbias

80% @5V overbias

halbleiterlabo